Cadence M7000 Manuel d'utilisateur

Naviguer en ligne ou télécharger Manuel d'utilisateur pour Amplificateurs audio pour voitures Cadence M7000. MAX 7000 Programmable Logic Device Family Data Sheet Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 66
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
®
Altera Corporation 1
MAX 7000
Programmable Logic
Device Family
June 2003, ver. 6.6 Data Sheet
DS-MAX7000-6.6
Features...
High-performance, EEPROM-based programmable logic devices
(PLDs) based on second-generation MAX
®
architecture
5.0-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in
MAX 7000S devices
ISP circuitry compatible with IEEE Std. 1532
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S
devices
Built-in JTAG boundary-scan test (BST) circuitry in MAX
7000S
devices with 128 or more macrocells
Complete EPLD family with logic densities ranging from 600 to
5,000 usable gates (see Tables 1 and 2)
5-ns pin-to-pin logic delays with up to 175.4-MHz counter
frequencies (including interconnect)
PCI-compliant devices available
f
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V
MAX 7000B devices, see the MAX 7000A Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data
Sheet.
Table 1. MAX 7000 Device Features
Feature EPM7032 EPM7064 EPM7096 EPM7128E EPM7160E EPM7192E EPM7256E
Usable
gates
600 1,250 1,800 2,500 3,200 3,750 5,000
Macrocells 32 64 96 128 160 192 256
Logic array
blocks
2468101216
Maximum
user I/O pins
36 68 76 100 104 124 164
t
PD
(ns) 6 6 7.5 7.5 10 12 12
t
SU
(ns)5566777
t
FSU
(ns)2.5 2.533333
t
CO1
(ns)444.54.5566
f
CNT
(MHz) 151.5 151.5 125.0 125.0 100.0 90.9 90.9
Vue de la page 0
1 2 3 4 5 6 ... 65 66

Résumé du contenu

Page 1 - MAX 7000

®Altera Corporation 1MAX 7000Programmable LogicDevice FamilyJune 2003, ver. 6.6 Data SheetDS-MAX7000-6.6Features... High-performance, EEPROM-based p

Page 2 - Features

10 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure4 shows a MAX 7000E and MAX 7000S device macrocell.Figure 4. MAX 7000E

Page 3 - Description

Altera Corporation 11MAX 7000 Programmable Logic Device Family Data SheetEach programmable register can be clocked in three different modes: By a gl

Page 4

12 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetShareable ExpandersEach LAB has 16 shareable expanders that can be viewed as

Page 5

Altera Corporation 13MAX 7000 Programmable Logic Device Family Data SheetThe compiler can allocate up to three sets of up to five parallel expanders

Page 6 - Functional

14 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetProgrammable Interconnect ArrayLogic is routed between LABs via the programma

Page 7 - Altera Corporation 7

Altera Corporation 15MAX 7000 Programmable Logic Device Family Data SheetFigure 8. I/O Control Block of MAX 7000 DevicesNote:(1) The open-drain outpu

Page 8 - Logic Array Blocks

16 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetWhen the tri-state buffer control is connected to ground, the output istri-st

Page 9 - Macrocells

Altera Corporation 17MAX 7000 Programmable Logic Device Family Data SheetfFor more information on using the Jam language, see Application Note 88 (Us

Page 10 - Fast Input

18 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetProgramming TimesThe time required to implement each of the six programming s

Page 11 - Expander Product Terms

Altera Corporation 19MAX 7000 Programmable Logic Device Family Data SheetThe programming times described in Tables 6 through 8 are associated with th

Page 12 - Parallel Expanders

2 Altera CorporationMAX 7000 Programmable Logic Device Family Data Sheet...and More Features Open-drain output option in MAX 7000S devices Programma

Page 13

20 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetProgrammable Speed/Power ControlMAX 7000 devices offer a power-saving mode th

Page 14 - I/O Control Blocks

Altera Corporation 21MAX 7000 Programmable Logic Device Family Data SheetBy using an external 5.0-V pull-up resistor, output pins on MAX 7000S device

Page 15

22 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetIEEE Std. 1149.1 (JTAG) Boundary-Scan SupportMAX 7000 devices support JTAG BS

Page 16 - In-System

Altera Corporation 23MAX 7000 Programmable Logic Device Family Data SheetThe instruction register length of MAX 7000S devices is 10 bits. Tables 10 a

Page 17 - Programming Sequence

24 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure9 shows the timing requirements for the JTAG signals.Figure 9. MAX 7000

Page 18 - Programming Times

Altera Corporation 25MAX 7000 Programmable Logic Device Family Data SheetDesign SecurityAll MAX 7000 devices contain a programmable security bit that

Page 19

26 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetOperating ConditionsTables 13 through 18 provide information about absolute m

Page 20 - Configuration

Altera Corporation 27MAX 7000 Programmable Logic Device Family Data SheetTable 15. MAX 7000 5.0-V Device DC Operating Conditions Note (9)Symbol Param

Page 21 - External Hardware

28 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) See the Operating Requirements for Altera Devices Data Sh

Page 22 - Boundary-Scan

Altera Corporation 29MAX 7000 Programmable Logic Device Family Data SheetFigure 12. MAX 7000 Timing ModelNotes:(1) Only available in MAX 7000E and MA

Page 23

Altera Corporation 3MAX 7000 Programmable Logic Device Family Data Sheet Additional design entry and simulation support provided by EDIF 2 0 0 and 3

Page 24

30 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure 13. Switching WaveformsCombinatorial ModeInput PinI/O PinPIA DelayShar

Page 25

Altera Corporation 31MAX 7000 Programmable Logic Device Family Data SheetTables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions

Page 26 - Conditions

32 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTable 20. MAX 7000 & MAX 7000E Internal Timing Parameters Note (1)Symbol

Page 27

Altera Corporation 33MAX 7000 Programmable Logic Device Family Data SheetTable 21. MAX 7000 & MAX 7000E External Timing Parameters Note (1)Symbol

Page 28 - Timing Model

34 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTable 22. MAX 7000 & MAX 7000E Internal Timing Parameters Note (1)Symbol

Page 29 - Altera Corporation 29

Altera Corporation 35MAX 7000 Programmable Logic Device Family Data SheetTable 23. MAX 7000 & MAX 7000E External Timing Parameters Note (1)Symbol

Page 30 - Array Clock Mode

36 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTable 24. MAX 7000 & MAX 7000E Internal Timing Parameters Note (1)Symbol

Page 31 - Min Max Min Max

Altera Corporation 37MAX 7000 Programmable Logic Device Family Data SheetTable 25. MAX 7000 & MAX 7000E External Timing Parameters Note (1)Symbol

Page 32

38 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTable 26. MAX 7000 & MAX 7000E Internal Timing Parameters Note (1)Symbol

Page 33 - MAX 7000E (-10)

Altera Corporation 39MAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operati

Page 34

4 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetThe MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E

Page 35 - MAX 7000E (-12)

40 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetfACNTMaximum internal array clock frequency(4) 175.4 142.9 116.3 100.0 MHzfMA

Page 36

Altera Corporation 41MAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operati

Page 37 - Min Max Min Max Min Max

42 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheettACO1Array clock to output delay C1 = 35 pF 5.4 6.7 7.5 10.0 nstACHArray cloc

Page 38 - -15 -15T -20

Altera Corporation 43MAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operati

Page 39 - -5 -6 -7 -10

44 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTables 31 and 32 show the EPM7128S AC operating conditions.Table 31. EPM7128S

Page 40

Altera Corporation 45MAX 7000 Programmable Logic Device Family Data SheetTable 32. EPM7128S Internal Timing Parameters Note (1)Symbol Parameter Condi

Page 41

46 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operatin

Page 42

Altera Corporation 47MAX 7000 Programmable Logic Device Family Data SheettACNTMinimum array clock period 6.7 8.2 10.0 13.0 nsfACNTMaximum internal ar

Page 43

48 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operatin

Page 44 - MinMaxMinMaxMinMaxMinMax

Altera Corporation 49MAX 7000 Programmable Logic Device Family Data SheettAHArray clock hold time 1.8 3.0 4.0 nstACO1Array clock to output delay C1 =

Page 45

Altera Corporation 5MAX 7000 Programmable Logic Device Family Data SheetThe MAX 7000 architecture supports 100% TTL emulation and high-density integr

Page 46

50 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operatin

Page 47

Altera Corporation 51MAX 7000 Programmable Logic Device Family Data SheetTables 37 and 38 show the EPM7256S AC operating conditions.Table 37. EPM7256

Page 48

52 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetTable 38. EPM7256S Internal Timing Parameters Note (1)Symbol Parameter Condit

Page 49

Altera Corporation 53MAX 7000 Programmable Logic Device Family Data SheetNotes to tables:(1) These values are specified under the recommended operati

Page 50 - -7 -10 -15

54 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetThis calculation provides an ICC estimate based on typical conditions using a

Page 51 - MinMaxMinMaxMinMax

Altera Corporation 55MAX 7000 Programmable Logic Device Family Data SheetFigure 14 shows typical supply current versus frequency for MAX7000 devices.

Page 52

56 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure 14. ICC vs. Frequency for MAX 7000 Devices (Part 2 of 2)VCC = 5.0 VRoo

Page 53 - Consumption

Altera Corporation 57MAX 7000 Programmable Logic Device Family Data SheetFigure 15 shows typical supply current versus frequency for MAX 7000S device

Page 54

58 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure 15. ICC vs. Frequency for MAX 7000S Devices (Part 2 of 2)DevicePin-Out

Page 55 - Figure 14. I

Altera Corporation 59MAX 7000 Programmable Logic Device Family Data SheetFigures 16 through 22 show the package pin-out diagrams for MAX 7000 devices

Page 56

6 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetMAX 7000 devices contain from 32 to 256 macrocells that are combined into grou

Page 57 - Figure 15. I

60 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure 17. 68-Pin Package Pin-Out DiagramPackage outlines not drawn to scale.

Page 58 - Pin-Outs

Altera Corporation 61MAX 7000 Programmable Logic Device Family Data SheetFigure 18. 84-Pin Package Pin-Out DiagramPackage outline not drawn to scale.

Page 59 - 44-Pin TQFP

62 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure 19. 100-Pin Package Pin-Out DiagramPackage outline not drawn to scale.

Page 60 - 68-Pin PLCC

Altera Corporation 63MAX 7000 Programmable Logic Device Family Data SheetFigure 21. 192-Pin Package Pin-Out DiagramPackage outline not drawn to scale

Page 61 - 84-Pin PLCC

64 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetRevision HistoryThe information contained in the MAX 7000 Programmable Logic

Page 62 - 160-Pin PGA 160-Pin PQFP

Notes:Altera Corporation 65

Page 63 - EPM7256S

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, thestylized Altera logo, specific device designa

Page 64 - Revision

Altera Corporation 7MAX 7000 Programmable Logic Device Family Data SheetThe MAX 7000 architecture includes four dedicated inputs that can be used as

Page 65 - Altera Corporation 65

8 Altera CorporationMAX 7000 Programmable Logic Device Family Data SheetFigure2 shows the architecture of MAX 7000E and MAX 7000S devices.Figure 2. MA

Page 66

Altera Corporation 9MAX 7000 Programmable Logic Device Family Data SheetEach LAB is fed by the following signals: 36 signals from the PIA that are u

Commentaires sur ces manuels

Pas de commentaire